Monday, 6 May 2013

PTM SPICE MODELS DOWNLOADS - Sub micron nm CMOS Models

          Typical SPICE model files for each future generation are available in ptm.asu.edu/latest.html
          We are providing link to the source site. It is the user's responsibility to read & agree ptm.asu.edu's license agreement before downloading.

PTM releases a new set of models for high-performance applications (PTM HP), incorporating high-k/metal gate and stress effect. 
  • 32nm PTM HP model
  • 45nm PTM HP model
PTM releases a new version for sub-45nm bulk CMOS, providing new modeling features of metal gate/high-k, gate leakage, temperature effect, and body bias.
  • 32nm PTM model for metal gate/high-k CMOS
  • 45nm PTM model for metal gate/high-k CMOS
PTM extends the effort to post-Si devices. The first release is for carbon nano-tube FET (CNT-FET). 
  • Verilog-A based model card for CNT-FET
PTM for bulk CMOS is released, for 22nm node.  
  • 22nm BSIM4 model card for bulk CMOS
A new generation of PTM for bulk CMOS is released, for 130nm to 32nm nodes. It captures the latest technology advances and achieves better scalability and continuity across technology nodes.  
  • 32nm BSIM4 model card for bulk CMOS
  • 45nm BSIM4 model card for bulk CMOS
  • 65nm BSIM4 model card for bulk CMOS
  • 90nm BSIM4 model card for bulk CMOS
  • 130nm BSIM4 model card for bulk CMOS
  • 180nm BSIM3 model card for bulk CMOS


References
  • S. Sinha, G. Yeric, V. Chandra, B. Cline, Y. Cao, "Exploring sub-20nm FinFET design with predictive technology models," to be published at DAC, 2012.
  • A. Balijepalli, S. Sinha, Y. Cao, "Compact modeling of carbon nanotube transistor for early stage process-design exploration," ISLPED, pp. 2-7, 2007.
  • W. Zhao, Y. Cao, "New generation of Predictive Technology Model for sub-45nm early design exploration," IEEE Transactions on Electron Devices, vol. 53, no. 11, pp. 2816-2823, November 2006.
  • Y. Cao, T. Sato, D. Sylvester, M. Orshansky, C. Hu, "New paradigm of predictive MOSFET and interconnect modeling for early circuit design," pp. 201-204, CICC, 2000.

Related Posts:

  • 7 SEGMENT VLSI CODE //7 SEG module segx(s,d); input [2:0] d; output[8:0] s; reg [8:0] s; always @(d)    case(d) 3'b000: s <= 9'b000000011; 3'b001: s <= 9'b010011111; 3'b010: s <= 9'b000100101; 3'b011: s <= 9'… Read More
  • VLSI ,VHDL PROGRAMMING BASIC PROGRAMS VLSI ,VHDL PROGRAMMING                   DESIGN OF 8-TAP FIR FILTER AIM: To design an 8-tap FIR filter in Verilog and to simulate & synthesis th… Read More
  • FIR FILTER-VLSI CODE //FIR FILTER module FIR_8thOrder (Data_out, Data_in, clock, reset); parameter order = 8; parameter word_size_in = 8; parameter word_size_out = 2 * word_size_in + 2; parameter b0 = 8'd7; parameter b1 = 8'd17; param… Read More
  • UNIVERSAL SHIFT REG VHDL CODE UNIVERSAL SHIFT REG library IEEE; use IEEE.STD_LOGIC_1164.ALL; use IEEE.STD_LOGIC_arith.ALL; use IEEE.STD_LOGIC_unsigned.ALL; entity reg is port(din:in STD_LOGIC_VECTOR(3 downto 0); clk,rst: in std_logic; S:in ST… Read More
  • IIR FILTER //IIR FILTER module IIR_Filter_8 (Data_out, Data_in, clock, reset);                 parameter        &nbs… Read More

12 comments:

  1. 6371304721Colin33B3F066A025 November 2024 at 11:15

    0949798FE5
    show

    ReplyDelete

Search Here...